2014-09-17 15:08:57 +02:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2014 Freie Universität Berlin
|
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU Lesser General
|
|
|
|
* Public License v2.1. See the file LICENSE in the top level directory for more
|
|
|
|
* details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
2015-02-12 13:54:34 +01:00
|
|
|
* @ingroup boards_spark-core
|
2014-09-17 15:08:57 +02:00
|
|
|
* @{
|
|
|
|
*
|
2014-11-28 14:20:24 +01:00
|
|
|
* @file
|
2014-09-17 15:08:57 +02:00
|
|
|
* @brief Peripheral MCU configuration for the spark-core board
|
|
|
|
*
|
|
|
|
* @author Christian Mehlis <mehlis@inf.fu-berlin.de>
|
|
|
|
*/
|
2015-07-31 20:07:45 +02:00
|
|
|
|
2015-04-23 05:00:54 +02:00
|
|
|
#ifndef PERIPH_CONF_H_
|
|
|
|
#define PERIPH_CONF_H_
|
2014-09-17 15:08:57 +02:00
|
|
|
|
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @name Clock system configuration
|
|
|
|
* @{
|
|
|
|
**/
|
|
|
|
#define CLOCK_HSE (16000000U) /* frequency of external oscillator */
|
|
|
|
#define CLOCK_CORECLOCK (72000000U) /* targeted core clock frequency */
|
|
|
|
/* configuration of PLL prescaler and multiply values */
|
|
|
|
/* CORECLOCK := HSE / PLL_HSE_DIV * PLL_HSE_MUL */
|
|
|
|
#define CLOCK_PLL_HSE_DIV RCC_CFGR_PLLXTPRE_HSE
|
|
|
|
#define CLOCK_PLL_HSE_MUL RCC_CFGR_PLLMULL9
|
|
|
|
/* configuration of peripheral bus clock prescalers */
|
|
|
|
#define CLOCK_AHB_DIV RCC_CFGR_HPRE_DIV1 /* AHB clock -> 72MHz */
|
|
|
|
#define CLOCK_APB2_DIV RCC_CFGR_PPRE2_DIV1 /* APB2 clock -> 72MHz */
|
|
|
|
#define CLOCK_APB1_DIV RCC_CFGR_PPRE1_DIV2 /* APB1 clock -> 36MHz */
|
|
|
|
/* configuration of flash access cycles */
|
|
|
|
#define CLOCK_FLASH_LATENCY FLASH_ACR_LATENCY_2
|
|
|
|
/** @} */
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Timer configuration
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
#define TIMER_NUMOF (2U)
|
|
|
|
#define TIMER_0_EN 1
|
|
|
|
#define TIMER_1_EN 1
|
|
|
|
|
|
|
|
/* Timer 0 configuration */
|
|
|
|
#define TIMER_0_DEV_0 TIM2
|
|
|
|
#define TIMER_0_DEV_1 TIM3
|
|
|
|
#define TIMER_0_CHANNELS 4
|
|
|
|
#define TIMER_0_PRESCALER (72U)
|
|
|
|
#define TIMER_0_MAX_VALUE (0xffff)
|
|
|
|
#define TIMER_0_CLKEN() (RCC->APB1ENR |= (RCC_APB1ENR_TIM2EN | RCC_APB1ENR_TIM3EN))
|
|
|
|
#define TIMER_0_ISR_0 isr_tim2
|
|
|
|
#define TIMER_0_ISR_1 isr_tim3
|
|
|
|
#define TIMER_0_IRQ_CHAN_0 TIM2_IRQn
|
|
|
|
#define TIMER_0_IRQ_CHAN_1 TIM3_IRQn
|
|
|
|
#define TIMER_0_IRQ_PRIO 1
|
|
|
|
#define TIMER_0_TRIG_SEL TIM_SMCR_TS_0
|
|
|
|
|
|
|
|
/* Timer 1 configuration */
|
|
|
|
#define TIMER_1_DEV_0 TIM4
|
|
|
|
#define TIMER_1_DEV_1 TIM5
|
|
|
|
#define TIMER_1_CHANNELS 4
|
|
|
|
#define TIMER_1_PRESCALER (36000U)
|
|
|
|
#define TIMER_1_MAX_VALUE (0xffff)
|
|
|
|
#define TIMER_1_CLKEN() (RCC->APB1ENR |= (RCC_APB1ENR_TIM4EN | RCC_APB1ENR_TIM5EN))
|
|
|
|
#define TIMER_1_ISR_0 isr_tim4
|
|
|
|
#define TIMER_1_ISR_1 isr_tim5
|
|
|
|
#define TIMER_1_IRQ_CHAN_0 TIM4_IRQn
|
|
|
|
#define TIMER_1_IRQ_CHAN_1 TIM5_IRQn
|
|
|
|
#define TIMER_1_IRQ_PRIO 1
|
|
|
|
#define TIMER_1_TRIG_SEL TIM_SMCR_TS_1
|
|
|
|
/** @} */
|
2015-07-31 20:07:45 +02:00
|
|
|
|
2014-09-17 15:08:57 +02:00
|
|
|
/**
|
|
|
|
* @brief UART configuration
|
2015-07-31 20:07:45 +02:00
|
|
|
* @{
|
2014-09-17 15:08:57 +02:00
|
|
|
*/
|
|
|
|
#define UART_NUMOF (1U)
|
|
|
|
#define UART_0_EN 1
|
|
|
|
#define UART_IRQ_PRIO 1
|
|
|
|
|
|
|
|
/* UART 0 device configuration */
|
|
|
|
#define UART_0_DEV USART2
|
|
|
|
#define UART_0_CLKEN() (RCC->APB1ENR |= RCC_APB1ENR_USART2EN)
|
|
|
|
#define UART_0_IRQ USART2_IRQn
|
|
|
|
#define UART_0_ISR isr_usart2
|
2014-11-25 20:20:52 +01:00
|
|
|
#define UART_0_BUS_FREQ (CLOCK_CORECLOCK/2)
|
2014-09-17 15:08:57 +02:00
|
|
|
/* UART 0 pin configuration */
|
|
|
|
#define UART_0_PORT GPIOA
|
|
|
|
#define UART_0_PORT_CLKEN() (RCC->APB2ENR |= RCC_APB2ENR_IOPAEN)
|
|
|
|
#define UART_0_RX_PIN 3
|
|
|
|
#define UART_0_TX_PIN 2
|
|
|
|
#define UART_0_AF 0
|
2015-07-31 20:07:45 +02:00
|
|
|
/** @} */
|
2014-09-17 15:08:57 +02:00
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief SPI configuration
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
#define SPI_NUMOF (1U)
|
|
|
|
#define SPI_0_EN 1
|
|
|
|
|
|
|
|
/* SPI 0 device configuration */
|
|
|
|
#define SPI_0_DEV SPI1
|
|
|
|
#define SPI_0_CLKEN() (RCC->APB2ENR |= RCC_APB2ENR_SPI1EN)
|
|
|
|
#define SPI_0_CLKDIS() (RCC->APB2ENR &= ~(RCC_APB2ENR_SPI1EN))
|
|
|
|
#define SPI_0_BUS_DIV 0 /* 1 -> SPI runs with full CPU clock, 0 -> half CPU clock */
|
|
|
|
/* SPI 0 pin configuration */
|
|
|
|
#define SPI_0_CLK_PORT GPIOB
|
|
|
|
#define SPI_0_CLK_PIN 15
|
|
|
|
#define SPI_0_CLK_PORT_CLKEN() (RCC->APB2ENR |= RCC_APB2ENR_IOPBEN)
|
|
|
|
#define SPI_0_MOSI_PORT GPIOB
|
|
|
|
#define SPI_0_MOSI_PIN 17
|
|
|
|
#define SPI_0_MOSI_PORT_CLKEN() (RCC->APB2ENR |= RCC_APB2ENR_IOPBEN)
|
|
|
|
#define SPI_0_MISO_PORT GPIOB
|
|
|
|
#define SPI_0_MISO_PIN 16
|
|
|
|
#define SPI_0_MISO_PORT_CLKEN() (RCC->APB2ENR |= RCC_APB2ENR_IOPBEN)
|
|
|
|
/** @} */
|
|
|
|
|
|
|
|
#ifdef __cplusplus
|
|
|
|
} /* end extern "C" */
|
|
|
|
#endif
|
|
|
|
|
2015-04-23 05:00:54 +02:00
|
|
|
#endif /* PERIPH_CONF_H_ */
|
2014-09-17 15:08:57 +02:00
|
|
|
/** @} */
|