2014-07-30 14:59:14 +02:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2014 Freie Universität Berlin
|
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU Lesser General
|
|
|
|
* Public License v2.1. See the file LICENSE in the top level directory for more
|
|
|
|
* details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @ingroup cpu_nrf51822
|
|
|
|
* @{
|
|
|
|
*
|
2014-10-21 16:52:30 +02:00
|
|
|
* @file
|
2014-07-30 14:59:14 +02:00
|
|
|
* @brief Implementation specific CPU configuration options
|
|
|
|
*
|
2017-01-19 21:45:23 +01:00
|
|
|
* @author Hauke Petersen <hauke.petersen@fu-berlin.de>
|
2014-07-30 14:59:14 +02:00
|
|
|
*/
|
|
|
|
|
2016-06-10 17:43:21 +02:00
|
|
|
#ifndef CPU_CONF_H
|
|
|
|
#define CPU_CONF_H
|
2014-07-30 14:59:14 +02:00
|
|
|
|
2016-01-14 23:21:49 +01:00
|
|
|
#include "cpu_conf_common.h"
|
2017-03-06 16:28:11 +01:00
|
|
|
#include "vendor/nrf51.h"
|
|
|
|
#include "vendor/nrf51_bitfields.h"
|
2014-07-30 14:59:14 +02:00
|
|
|
|
2014-10-13 10:53:20 +02:00
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
|
2014-07-30 14:59:14 +02:00
|
|
|
/**
|
2015-05-27 23:06:34 +02:00
|
|
|
* @brief ARM Cortex-M specific CPU configuration
|
2014-07-30 14:59:14 +02:00
|
|
|
* @{
|
|
|
|
*/
|
2016-04-20 11:03:18 +02:00
|
|
|
#define CPU_DEFAULT_IRQ_PRIO (1U)
|
|
|
|
#define CPU_IRQ_NUMOF (26U)
|
|
|
|
#define CPU_FLASH_BASE (0x00000000)
|
|
|
|
/** @} */
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Flash page configuration
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
#define FLASHPAGE_SIZE (1024U)
|
|
|
|
|
|
|
|
#if defined(CPU_MODEL_NRF51X22XXAA)
|
|
|
|
#define FLASHPAGE_NUMOF (256U)
|
|
|
|
#elif defined(CPU_MODEL_NRF51X22XXAB)
|
|
|
|
#define FLASHPAGE_NUMOF (128U)
|
|
|
|
#endif
|
2014-07-30 14:59:14 +02:00
|
|
|
/** @} */
|
|
|
|
|
2016-11-11 11:11:41 +01:00
|
|
|
/**
|
|
|
|
* @brief Due to RAM restrictions, we need to limit the default GNRC packet
|
|
|
|
* buffer size on these CPUs
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
#ifndef GNRC_PKTBUF_SIZE
|
|
|
|
#define GNRC_PKTBUF_SIZE (2048)
|
|
|
|
#endif
|
|
|
|
/** @} */
|
|
|
|
|
2018-04-11 17:05:02 +02:00
|
|
|
/**
|
|
|
|
* @brief CPU specific PWM configuration
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
#define PWM_GPIOTE_CH (2U)
|
|
|
|
#define PWM_PPI_A (0U)
|
|
|
|
#define PWM_PPI_B (1U)
|
|
|
|
/** @} */
|
|
|
|
|
2014-10-13 10:53:20 +02:00
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2016-06-10 17:43:21 +02:00
|
|
|
#endif /* CPU_CONF_H */
|
2014-07-30 14:59:14 +02:00
|
|
|
/** @} */
|