2016-12-28 13:44:13 +01:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2016 OTA keys
|
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU Lesser
|
|
|
|
* General Public License v2.1. See the file LICENSE in the top level
|
|
|
|
* directory for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
2018-07-26 11:59:28 +02:00
|
|
|
* @ingroup boards_nucleo-f042k6
|
2016-12-28 13:44:13 +01:00
|
|
|
* @{
|
|
|
|
*
|
|
|
|
* @file
|
2018-05-23 12:49:40 +02:00
|
|
|
* @brief Peripheral MCU configuration for the nucleo-f042k6 board
|
2016-12-28 13:44:13 +01:00
|
|
|
*
|
|
|
|
* @author Vincent Dupont <vincent@otakeys.com>
|
|
|
|
*/
|
|
|
|
|
2017-01-18 13:00:05 +01:00
|
|
|
#ifndef PERIPH_CONF_H
|
|
|
|
#define PERIPH_CONF_H
|
2016-12-28 13:44:13 +01:00
|
|
|
|
|
|
|
#include "periph_cpu.h"
|
2020-12-16 14:43:18 +01:00
|
|
|
#include "clk_conf.h"
|
2019-07-05 19:21:08 +02:00
|
|
|
#include "cfg_timer_tim2.h"
|
2016-12-28 13:44:13 +01:00
|
|
|
|
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2017-01-26 18:14:32 +01:00
|
|
|
* @name UART configuration
|
2016-12-28 13:44:13 +01:00
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
static const uart_conf_t uart_config[] = {
|
|
|
|
{
|
|
|
|
.dev = USART2,
|
|
|
|
.rcc_mask = RCC_APB1ENR_USART2EN,
|
|
|
|
.rx_pin = GPIO_PIN(PORT_A, 15),
|
|
|
|
.tx_pin = GPIO_PIN(PORT_A, 2),
|
|
|
|
.rx_af = GPIO_AF1,
|
|
|
|
.tx_af = GPIO_AF1,
|
|
|
|
.bus = APB1,
|
|
|
|
.irqn = USART2_IRQn
|
|
|
|
},
|
2017-01-15 19:19:27 +01:00
|
|
|
{
|
|
|
|
.dev = USART1,
|
|
|
|
.rcc_mask = RCC_APB2ENR_USART1EN,
|
|
|
|
.rx_pin = GPIO_PIN(PORT_A, 10),
|
|
|
|
.tx_pin = GPIO_PIN(PORT_A, 9),
|
|
|
|
.rx_af = GPIO_AF1,
|
|
|
|
.tx_af = GPIO_AF1,
|
|
|
|
.bus = APB2,
|
|
|
|
.irqn = USART1_IRQn
|
|
|
|
}
|
2016-12-28 13:44:13 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
#define UART_0_ISR (isr_usart2)
|
2017-01-15 19:19:27 +01:00
|
|
|
#define UART_1_ISR (isr_usart1)
|
2016-12-28 13:44:13 +01:00
|
|
|
|
2019-07-18 15:14:29 +02:00
|
|
|
#define UART_NUMOF ARRAY_SIZE(uart_config)
|
2016-12-28 13:44:13 +01:00
|
|
|
/** @} */
|
|
|
|
|
2017-01-15 19:19:27 +01:00
|
|
|
/**
|
2017-02-16 17:59:21 +01:00
|
|
|
* @name PWM configuration
|
2017-01-15 19:19:27 +01:00
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
static const pwm_conf_t pwm_config[] = {
|
|
|
|
{
|
|
|
|
.dev = TIM1,
|
|
|
|
.rcc_mask = RCC_APB2ENR_TIM1EN,
|
|
|
|
.chan = { { .pin = GPIO_PIN(PORT_A, 8) /* D9 */, .cc_chan = 0 },
|
|
|
|
{ .pin = GPIO_UNDEF, .cc_chan = 0 },
|
|
|
|
{ .pin = GPIO_UNDEF, .cc_chan = 0 },
|
|
|
|
{ .pin = GPIO_UNDEF, .cc_chan = 0 } },
|
|
|
|
.af = GPIO_AF2,
|
|
|
|
.bus = APB2
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.dev = TIM14,
|
|
|
|
.rcc_mask = RCC_APB1ENR_TIM14EN,
|
|
|
|
.chan = { { .pin = GPIO_PIN(PORT_B, 1) /* D6 */, .cc_chan = 0 },
|
|
|
|
{ .pin = GPIO_UNDEF, .cc_chan = 0 },
|
|
|
|
{ .pin = GPIO_UNDEF, .cc_chan = 0 },
|
|
|
|
{ .pin = GPIO_UNDEF, .cc_chan = 0 } },
|
|
|
|
.af = GPIO_AF0,
|
|
|
|
.bus = APB1
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.dev = TIM3,
|
|
|
|
.rcc_mask = RCC_APB1ENR_TIM3EN,
|
|
|
|
.chan = { { .pin = GPIO_PIN(PORT_B, 0) /* D3 */, .cc_chan = 2 },
|
|
|
|
{ .pin = GPIO_UNDEF, .cc_chan = 0 },
|
|
|
|
{ .pin = GPIO_UNDEF, .cc_chan = 0 },
|
|
|
|
{ .pin = GPIO_UNDEF, .cc_chan = 0 }},
|
|
|
|
.af = GPIO_AF1,
|
|
|
|
.bus = APB1
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2019-07-18 15:14:29 +02:00
|
|
|
#define PWM_NUMOF ARRAY_SIZE(pwm_config)
|
2017-01-15 19:19:27 +01:00
|
|
|
/** @} */
|
|
|
|
|
2017-04-03 10:57:12 +02:00
|
|
|
/**
|
|
|
|
* @name SPI configuration
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
static const spi_conf_t spi_config[] = {
|
|
|
|
{
|
|
|
|
.dev = SPI1,
|
|
|
|
.mosi_pin = GPIO_PIN(PORT_B, 5),
|
|
|
|
.miso_pin = GPIO_PIN(PORT_B, 4),
|
|
|
|
.sclk_pin = GPIO_PIN(PORT_B, 3),
|
2022-01-04 12:31:20 +01:00
|
|
|
.cs_pin = SPI_CS_UNDEF,
|
2019-06-07 08:52:42 +02:00
|
|
|
.mosi_af = GPIO_AF0,
|
|
|
|
.miso_af = GPIO_AF0,
|
|
|
|
.sclk_af = GPIO_AF0,
|
|
|
|
.cs_af = GPIO_AF0,
|
2017-04-03 10:57:12 +02:00
|
|
|
.rccmask = RCC_APB2ENR_SPI1EN,
|
|
|
|
.apbbus = APB2
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2019-07-18 15:14:29 +02:00
|
|
|
#define SPI_NUMOF ARRAY_SIZE(spi_config)
|
2017-04-03 10:57:12 +02:00
|
|
|
/** @} */
|
2017-01-15 19:19:27 +01:00
|
|
|
|
2016-12-28 13:44:13 +01:00
|
|
|
/**
|
2017-01-26 18:14:32 +01:00
|
|
|
* @name ADC configuration
|
2016-12-28 13:44:13 +01:00
|
|
|
* @{
|
|
|
|
*/
|
2020-08-25 15:43:21 +02:00
|
|
|
static const adc_conf_t adc_config[] = {
|
|
|
|
{ GPIO_PIN(PORT_A, 0), 0 },
|
|
|
|
{ GPIO_PIN(PORT_A, 1), 1 },
|
|
|
|
{ GPIO_PIN(PORT_A, 3), 3 },
|
|
|
|
{ GPIO_PIN(PORT_A, 4), 4 },
|
2021-10-07 21:19:04 +02:00
|
|
|
{ GPIO_PIN(PORT_A, 7), 7 },
|
|
|
|
{ GPIO_UNDEF, 18 }, /* VBAT */
|
2020-08-25 15:43:21 +02:00
|
|
|
};
|
2017-01-15 19:19:27 +01:00
|
|
|
|
2021-10-07 21:19:04 +02:00
|
|
|
#define VBAT_ADC ADC_LINE(5) /**< VBAT ADC line */
|
2020-08-25 15:43:21 +02:00
|
|
|
#define ADC_NUMOF ARRAY_SIZE(adc_config)
|
2016-12-28 13:44:13 +01:00
|
|
|
/** @} */
|
|
|
|
|
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2017-01-18 13:00:05 +01:00
|
|
|
#endif /* PERIPH_CONF_H */
|
2016-12-28 13:44:13 +01:00
|
|
|
/** @} */
|