mirror of
https://github.com/RIOT-OS/RIOT.git
synced 2024-12-29 04:50:03 +01:00
244 lines
6.2 KiB
C
244 lines
6.2 KiB
C
/*
|
|
* Copyright (C) 2016 Inria
|
|
*
|
|
* This file is subject to the terms and conditions of the GNU Lesser
|
|
* General Public License v2.1. See the file LICENSE in the top level
|
|
* directory for more details.
|
|
*/
|
|
|
|
/**
|
|
* @defgroup boards_nucleo-f446re STM32 Nucleo-F446RE
|
|
* @ingroup boards_common_nucleo64
|
|
* @brief Support for the STM32 Nucleo-F446RE
|
|
* @{
|
|
*
|
|
* @file
|
|
* @name Peripheral MCU configuration for the nucleo-f446re board
|
|
*
|
|
* @author Alexandre Abadie <alexandre.abadie@inria.fr>
|
|
*/
|
|
|
|
#ifndef PERIPH_CONF_H
|
|
#define PERIPH_CONF_H
|
|
|
|
#include "periph_cpu.h"
|
|
#include "f4/cfg_clock_180_8_1.h"
|
|
#include "cfg_i2c1_pb8_pb9.h"
|
|
#include "cfg_spi_divtable.h"
|
|
|
|
#ifdef __cplusplus
|
|
extern "C" {
|
|
#endif
|
|
|
|
/**
|
|
* @name Timer configuration
|
|
* @{
|
|
*/
|
|
static const timer_conf_t timer_config[] = {
|
|
{
|
|
.dev = TIM5,
|
|
.max = 0xffffffff,
|
|
.rcc_mask = RCC_APB1ENR_TIM5EN,
|
|
.bus = APB1,
|
|
.irqn = TIM5_IRQn
|
|
}
|
|
};
|
|
|
|
#define TIMER_0_ISR isr_tim5
|
|
|
|
#define TIMER_NUMOF (sizeof(timer_config) / sizeof(timer_config[0]))
|
|
/** @} */
|
|
|
|
/**
|
|
* @name UART configuration
|
|
* @{
|
|
*/
|
|
static const uart_conf_t uart_config[] = {
|
|
{
|
|
.dev = USART2,
|
|
.rcc_mask = RCC_APB1ENR_USART2EN,
|
|
.rx_pin = GPIO_PIN(PORT_A, 3),
|
|
.tx_pin = GPIO_PIN(PORT_A, 2),
|
|
.rx_af = GPIO_AF7,
|
|
.tx_af = GPIO_AF7,
|
|
.bus = APB1,
|
|
.irqn = USART2_IRQn,
|
|
#ifdef UART_USE_DMA
|
|
.dma_stream = 6,
|
|
.dma_chan = 4
|
|
#endif
|
|
},
|
|
{
|
|
.dev = USART1,
|
|
.rcc_mask = RCC_APB2ENR_USART1EN,
|
|
.rx_pin = GPIO_PIN(PORT_A, 10),
|
|
.tx_pin = GPIO_PIN(PORT_A, 9),
|
|
.rx_af = GPIO_AF7,
|
|
.tx_af = GPIO_AF7,
|
|
.bus = APB2,
|
|
.irqn = USART1_IRQn,
|
|
#ifdef UART_USE_DMA
|
|
.dma_stream = 4,
|
|
.dma_chan = 4
|
|
#endif
|
|
},
|
|
{
|
|
.dev = USART3,
|
|
.rcc_mask = RCC_APB1ENR_USART3EN,
|
|
.rx_pin = GPIO_PIN(PORT_C, 11),
|
|
.tx_pin = GPIO_PIN(PORT_C, 10),
|
|
.rx_af = GPIO_AF7,
|
|
.tx_af = GPIO_AF7,
|
|
.bus = APB1,
|
|
.irqn = USART3_IRQn,
|
|
#ifdef UART_USE_DMA
|
|
.dma_stream = 5,
|
|
.dma_chan = 4
|
|
#endif
|
|
},
|
|
};
|
|
|
|
#define UART_0_ISR (isr_usart2)
|
|
#define UART_0_DMA_ISR (isr_dma1_stream6)
|
|
#define UART_1_ISR (isr_usart1)
|
|
#define UART_1_DMA_ISR (isr_dma1_stream4)
|
|
#define UART_2_ISR (isr_usart3)
|
|
#define UART_2_DMA_ISR (isr_dma1_stream5)
|
|
|
|
#define UART_NUMOF (sizeof(uart_config) / sizeof(uart_config[0]))
|
|
/** @} */
|
|
|
|
/**
|
|
* @name PWM configuration
|
|
* @{
|
|
*/
|
|
static const pwm_conf_t pwm_config[] = {
|
|
{
|
|
.dev = TIM2,
|
|
.rcc_mask = RCC_APB1ENR_TIM2EN,
|
|
.chan = { { .pin = GPIO_PIN(PORT_A, 15), .cc_chan = 0},
|
|
{ .pin = GPIO_PIN(PORT_B, 3), .cc_chan = 1},
|
|
{ .pin = GPIO_PIN(PORT_B, 10), .cc_chan = 2},
|
|
{ .pin = GPIO_PIN(PORT_B, 2), .cc_chan = 3} },
|
|
.af = GPIO_AF1,
|
|
.bus = APB1
|
|
},
|
|
{
|
|
.dev = TIM8,
|
|
.rcc_mask = RCC_APB2ENR_TIM8EN,
|
|
.chan = { { .pin = GPIO_PIN(PORT_C, 6), .cc_chan = 0},
|
|
{ .pin = GPIO_PIN(PORT_C, 7), .cc_chan = 1},
|
|
{ .pin = GPIO_PIN(PORT_C, 8), .cc_chan = 2},
|
|
{ .pin = GPIO_PIN(PORT_C, 9), .cc_chan = 3} },
|
|
.af = GPIO_AF3,
|
|
.bus = APB2
|
|
},
|
|
};
|
|
|
|
#define PWM_NUMOF (sizeof(pwm_config) / sizeof(pwm_config[0]))
|
|
/** @} */
|
|
|
|
/**
|
|
* @name QDEC configuration
|
|
* @{
|
|
*/
|
|
static const qdec_conf_t qdec_config[] = {
|
|
{
|
|
.dev = TIM3,
|
|
.max = 0xffffffff,
|
|
.rcc_mask = RCC_APB1ENR_TIM3EN,
|
|
.chan = { { .pin = GPIO_PIN(PORT_A, 6), .cc_chan = 0 },
|
|
{ .pin = GPIO_PIN(PORT_A, 7), .cc_chan = 1 } },
|
|
.af = GPIO_AF2,
|
|
.bus = APB1,
|
|
.irqn = TIM3_IRQn
|
|
},
|
|
{
|
|
.dev = TIM4,
|
|
.max = 0xffffffff,
|
|
.rcc_mask = RCC_APB1ENR_TIM4EN,
|
|
.chan = { { .pin = GPIO_PIN(PORT_B, 6), .cc_chan = 0 },
|
|
{ .pin = GPIO_PIN(PORT_B, 7), .cc_chan = 1 } },
|
|
.af = GPIO_AF2,
|
|
.bus = APB1,
|
|
.irqn = TIM4_IRQn
|
|
},
|
|
};
|
|
|
|
#define QDEC_0_ISR isr_tim3
|
|
#define QDEC_1_ISR isr_tim4
|
|
|
|
#define QDEC_NUMOF (sizeof(qdec_config) / sizeof(qdec_config[0]))
|
|
/** @} */
|
|
|
|
/**
|
|
* @name SPI configuration
|
|
*
|
|
* @note The spi_divtable is auto-generated from
|
|
* `cpu/stm32_common/dist/spi_divtable/spi_divtable.c`
|
|
* @{
|
|
*/
|
|
static const spi_conf_t spi_config[] = {
|
|
{
|
|
.dev = SPI1,
|
|
.mosi_pin = GPIO_PIN(PORT_A, 7),
|
|
.miso_pin = GPIO_PIN(PORT_A, 6),
|
|
.sclk_pin = GPIO_PIN(PORT_A, 5),
|
|
.cs_pin = GPIO_PIN(PORT_A, 4),
|
|
.af = GPIO_AF5,
|
|
.rccmask = RCC_APB2ENR_SPI1EN,
|
|
.apbbus = APB2
|
|
},
|
|
{
|
|
.dev = SPI2,
|
|
.mosi_pin = GPIO_PIN(PORT_B, 15),
|
|
.miso_pin = GPIO_PIN(PORT_B, 14),
|
|
.sclk_pin = GPIO_PIN(PORT_B, 13),
|
|
.cs_pin = GPIO_PIN(PORT_B, 12),
|
|
.af = GPIO_AF5,
|
|
.rccmask = RCC_APB1ENR_SPI2EN,
|
|
.apbbus = APB1
|
|
},
|
|
{
|
|
.dev = SPI3,
|
|
.mosi_pin = GPIO_PIN(PORT_C, 12),
|
|
.miso_pin = GPIO_PIN(PORT_C, 11),
|
|
.sclk_pin = GPIO_PIN(PORT_C, 10),
|
|
.cs_pin = GPIO_UNDEF,
|
|
.af = GPIO_AF6,
|
|
.rccmask = RCC_APB1ENR_SPI3EN,
|
|
.apbbus = APB1
|
|
}
|
|
};
|
|
|
|
#define SPI_NUMOF (sizeof(spi_config) / sizeof(spi_config[0]))
|
|
/** @} */
|
|
|
|
/**
|
|
* @name ADC configuration
|
|
*
|
|
* Note that we do not configure all ADC channels,
|
|
* and not in the STM32F446 order. Instead, we
|
|
* just define 6 ADC channels, for the Nucleo
|
|
* Arduino header pins A0-A5
|
|
*
|
|
* @{
|
|
*/
|
|
#define ADC_NUMOF (6U)
|
|
#define ADC_CONFIG { \
|
|
{GPIO_PIN(PORT_A, 0), 0, 0}, \
|
|
{GPIO_PIN(PORT_A, 1), 0, 1}, \
|
|
{GPIO_PIN(PORT_A, 4), 0, 4}, \
|
|
{GPIO_PIN(PORT_B, 0), 0, 8}, \
|
|
{GPIO_PIN(PORT_C, 1), 0, 11}, \
|
|
{GPIO_PIN(PORT_C, 0), 0, 10}, \
|
|
}
|
|
/** @} */
|
|
|
|
#ifdef __cplusplus
|
|
}
|
|
#endif
|
|
|
|
#endif /* PERIPH_CONF_H */
|
|
/** @} */
|