mirror of
https://github.com/RIOT-OS/RIOT.git
synced 2024-12-29 04:50:03 +01:00
116 lines
2.6 KiB
C
116 lines
2.6 KiB
C
/*
|
|
* Copyright (C) 2014-2016 Freie Universität Berlin
|
|
* 2015 Zolertia SL
|
|
*
|
|
* This file is subject to the terms and conditions of the GNU Lesser
|
|
* General Public License v2.1. See the file LICENSE in the top level
|
|
* directory for more details.
|
|
*/
|
|
|
|
/**
|
|
* @ingroup board_remote
|
|
* @{
|
|
*
|
|
* @file
|
|
* @brief Peripheral MCU configuration for the Re-Mote board prototype A
|
|
*
|
|
* @author Hauke Petersen <hauke.petersen@fu-berlin.de>
|
|
* @author Antonio Lignan <alinan@zolertia.com>
|
|
*/
|
|
|
|
#ifndef PERIPH_CONF_H
|
|
#define PERIPH_CONF_H
|
|
|
|
#include "periph_common.h"
|
|
|
|
#ifdef __cplusplus
|
|
extern "C" {
|
|
#endif
|
|
|
|
/**
|
|
* @name UART configuration
|
|
* @{
|
|
*/
|
|
#define UART_NUMOF (1U)
|
|
#define UART_0_EN 1
|
|
#define UART_IRQ_PRIO 1
|
|
|
|
/* UART 0 device configuration */
|
|
#define UART_0_DEV UART0
|
|
#define UART_0_IRQ UART0_IRQn
|
|
#define UART_0_ISR isr_uart0
|
|
/* UART 0 pin configuration */
|
|
#define UART_0_TX_PIN GPIO_PA1
|
|
#define UART_0_RX_PIN GPIO_PA0
|
|
|
|
/** @} */
|
|
|
|
/**
|
|
* @name I2C configuration
|
|
* @{
|
|
*/
|
|
#define I2C_NUMOF 1
|
|
#define I2C_0_EN 1
|
|
#define I2C_IRQ_PRIO 1
|
|
|
|
/* I2C 0 device configuration */
|
|
#define I2C_0_DEV 0
|
|
#define I2C_0_IRQ I2C_IRQn
|
|
#define I2C_0_IRQ_HANDLER isr_i2c
|
|
#define I2C_0_SCL_PIN GPIO_PB1
|
|
#define I2C_0_SDA_PIN GPIO_PB0
|
|
|
|
static const i2c_conf_t i2c_config[I2C_NUMOF] = {
|
|
{
|
|
.scl_pin = I2C_0_SCL_PIN,
|
|
.sda_pin = I2C_0_SDA_PIN,
|
|
},
|
|
};
|
|
/** @} */
|
|
|
|
/**
|
|
* @brief Pre-calculated clock divider values based on a CLOCK_CORECLOCK (32MHz)
|
|
*
|
|
* Calculated with (CPSR * (SCR + 1)) = (CLOCK_CORECLOCK / bus_freq), where
|
|
* 1 < CPSR < 255 and
|
|
* 0 < SCR < 256
|
|
*/
|
|
static const spi_clk_conf_t spi_clk_config[] = {
|
|
{ .cpsr = 10, .scr = 31 }, /* 100khz */
|
|
{ .cpsr = 2, .scr = 39 }, /* 400khz */
|
|
{ .cpsr = 2, .scr = 15 }, /* 1MHz */
|
|
{ .cpsr = 2, .scr = 2 }, /* ~4.5MHz */
|
|
{ .cpsr = 2, .scr = 1 } /* ~10.7MHz */
|
|
};
|
|
|
|
/**
|
|
* @name SPI configuration
|
|
* @{
|
|
*/
|
|
static const spi_conf_t spi_config[] = {
|
|
{
|
|
.dev = SSI0,
|
|
.mosi_pin = GPIO_PD0,
|
|
.miso_pin = GPIO_PC4,
|
|
.sck_pin = GPIO_PD1,
|
|
.cs_pin = GPIO_PD3
|
|
},
|
|
{
|
|
.dev = SSI1,
|
|
.mosi_pin = GPIO_PC7,
|
|
.miso_pin = GPIO_PA4,
|
|
.sck_pin = GPIO_PB5,
|
|
.cs_pin = GPIO_UNDEF
|
|
}
|
|
};
|
|
|
|
#define SPI_NUMOF (sizeof(spi_config) / sizeof(spi_config[0]))
|
|
/** @} */
|
|
|
|
#ifdef __cplusplus
|
|
} /* end extern "C" */
|
|
#endif
|
|
|
|
#endif /* PERIPH_CONF_H */
|
|
/** @} */
|