mirror of
https://github.com/RIOT-OS/RIOT.git
synced 2024-12-29 04:50:03 +01:00
150 lines
4.2 KiB
C
150 lines
4.2 KiB
C
/*
|
|
* Copyright (C) 2014 Eistec AB
|
|
*
|
|
* This file is subject to the terms and conditions of the GNU Lesser General
|
|
* Public License v2.1. See the file LICENSE in the top level directory for more
|
|
* details.
|
|
*/
|
|
|
|
/**
|
|
* @defgroup board_mulle Eistec Mulle
|
|
* @ingroup boards
|
|
* @brief Board specific files for Eistec Mulle IoT boards
|
|
* @{
|
|
*
|
|
* @file
|
|
* @brief Board specific definitions for the Eistec Mulle IoT board
|
|
*
|
|
* @author Joakim Nohlgård <joakim.nohlgard@eistec.se>
|
|
*/
|
|
|
|
#ifndef BOARD_H_
|
|
#define BOARD_H_
|
|
|
|
#include "cpu.h"
|
|
#include "periph_conf.h"
|
|
#include "mulle-nvram.h"
|
|
|
|
/* Use the on board RTC 32kHz clock for LPTMR clocking. */
|
|
#undef LPTIMER_CLKSRC
|
|
/** @brief Clock source for the LPTMR module */
|
|
#define LPTIMER_CLKSRC LPTIMER_CLKSRC_ERCLK32K
|
|
|
|
/** Disable hardware watchdog, for debugging purposes, don't use this on production builds. */
|
|
#define DISABLE_WDOG 1
|
|
|
|
/**
|
|
* @brief LED pin definitions and handlers
|
|
* @{
|
|
*/
|
|
#define LED_PORT PTC
|
|
#define LED0_BIT (15)
|
|
#define LED1_BIT (14)
|
|
#define LED2_BIT (13)
|
|
|
|
#define LED0_PIN GPIO_PIN(PORT_C, LED0_BIT)
|
|
#define LED1_PIN GPIO_PIN(PORT_C, LED1_BIT)
|
|
#define LED2_PIN GPIO_PIN(PORT_C, LED2_BIT)
|
|
|
|
#define LED0_ON (BITBAND_REG32(LED_PORT->PSOR, LED0_BIT) = 1)
|
|
#define LED0_OFF (BITBAND_REG32(LED_PORT->PCOR, LED0_BIT) = 1)
|
|
#define LED0_TOGGLE (BITBAND_REG32(LED_PORT->PTOR, LED0_BIT) = 1)
|
|
|
|
#define LED1_ON (BITBAND_REG32(LED_PORT->PSOR, LED1_BIT) = 1)
|
|
#define LED1_OFF (BITBAND_REG32(LED_PORT->PCOR, LED1_BIT) = 1)
|
|
#define LED1_TOGGLE (BITBAND_REG32(LED_PORT->PTOR, LED1_BIT) = 1)
|
|
|
|
#define LED2_ON (BITBAND_REG32(LED_PORT->PSOR, LED2_BIT) = 1)
|
|
#define LED2_OFF (BITBAND_REG32(LED_PORT->PCOR, LED2_BIT) = 1)
|
|
#define LED2_TOGGLE (BITBAND_REG32(LED_PORT->PTOR, LED2_BIT) = 1)
|
|
/** @} */
|
|
|
|
#ifdef __cplusplus
|
|
extern "C" {
|
|
#endif
|
|
|
|
/**
|
|
* @brief Initialize board specific hardware, including clock, LEDs and std-IO
|
|
*/
|
|
void board_init(void);
|
|
|
|
#ifdef __cplusplus
|
|
}
|
|
#endif
|
|
|
|
/**
|
|
* @name Define the interface to the AT86RF212B radio
|
|
*
|
|
* @todo Work around missing RESET pin on Mulle v0.6x
|
|
*
|
|
* {spi bus, spi speed, cs pin, int pin, reset pin, sleep pin}
|
|
*/
|
|
#define AT86RF2XX_PARAMS_BOARD {.spi = SPI_0, \
|
|
.spi_speed = SPI_SPEED_5MHZ, \
|
|
.cs_pin = GPIO_PIN(PORT_D, 4), \
|
|
.int_pin = GPIO_PIN(PORT_B, 9), \
|
|
.sleep_pin = GPIO_PIN(PORT_E, 6), \
|
|
.reset_pin = GPIO_PIN(PORT_C, 12)}
|
|
|
|
|
|
/**
|
|
* @name LIS3DH configuration
|
|
* @{
|
|
*/
|
|
|
|
#define LIS3DH_INT1 GPIO_PIN(PORT_C, 18)
|
|
#define LIS3DH_INT2 GPIO_PIN(PORT_C, 17)
|
|
#define LIS3DH_CS GPIO_PIN(PORT_D, 0)
|
|
#define LIS3DH_SPI SPI_2
|
|
|
|
/** @} */
|
|
|
|
/**
|
|
* @name Mulle power control configuration
|
|
*/
|
|
/** @{ */
|
|
#define MULLE_POWER_AVDD GPIO_PIN(PORT_B, 17) /**< AVDD enable pin */
|
|
#define MULLE_POWER_VPERIPH GPIO_PIN(PORT_D, 7) /**< VPERIPH enable pin */
|
|
#define MULLE_POWER_VSEC GPIO_PIN(PORT_B, 16) /**< VSEC enable pin */
|
|
/** @} */
|
|
|
|
/**
|
|
* @name Mulle NVRAM hardware configuration
|
|
*/
|
|
/** @{ */
|
|
/** FRAM SPI bus, SPI_2 in RIOT is mapped to hardware bus SPI0, see periph_conf.h */
|
|
#define MULLE_NVRAM_SPI_DEV SPI_2
|
|
#define MULLE_NVRAM_SPI_CS GPIO_PIN(PORT_D, 6) /**< FRAM CS pin */
|
|
#define MULLE_NVRAM_CAPACITY 512 /**< FRAM size, in bytes */
|
|
#define MULLE_NVRAM_SPI_ADDRESS_COUNT 1 /**< FRAM addressing size, in bytes */
|
|
/** @} */
|
|
|
|
/**
|
|
* @name K60 clock dividers
|
|
*/
|
|
/** @{ */
|
|
/**
|
|
* System clock divider setting, the actual hardware register value, see reference manual for details.
|
|
*/
|
|
#define CONFIG_CLOCK_K60_SYS_DIV 0x00
|
|
|
|
/**
|
|
* Bus clock divider setting, the actual hardware register value, see reference manual for details
|
|
*/
|
|
#define CONFIG_CLOCK_K60_BUS_DIV 0x01
|
|
|
|
/**
|
|
* Flexbus clock divider setting, the actual hardware register value, see reference manual for details
|
|
*/
|
|
#define CONFIG_CLOCK_K60_FB_DIV 0x01
|
|
|
|
/**
|
|
* Flash clock divider setting, the actual hardware register value, see reference manual for details
|
|
*/
|
|
#define CONFIG_CLOCK_K60_FLASH_DIV 0x03
|
|
|
|
/** @} */
|
|
|
|
#endif /* BOARD_H_ */
|
|
/** @} */
|