/* * Copyright (C) 2015 Freie Universität Berlin * Copyright (C) 2015 PHYTEC Messtechnik GmbH * * This file is subject to the terms and conditions of the GNU Lesser General * Public License v2.1. See the file LICENSE in the top level directory for more * details. */ /** * @defgroup cpu_k64f Freescale K64F MCU * @ingroup cpu * @brief CPU specific implementations for the Freescale K64F * Kinetis Cortex-M4 MCU. * @{ * * @file * @brief Implementation specific CPU configuration options * * @author Hauke Petersen * @author Johann Fischer */ #ifndef __CPU_CONF_H #define __CPU_CONF_H #ifdef CPU_MODEL_MK64FN1M0VLL12 #include "MK64F12.h" #else #error "undefined CPU_MODEL" #endif #include "mcg.h" #ifdef __cplusplus extern "C" { #endif /** * @brief ARM Cortex-M specific CPU configuration * @{ */ #define CPU_DEFAULT_IRQ_PRIO (1U) #define CPU_IRQ_NUMOF (86U) #define CPU_FLASH_BASE (0x00000000) /** @} */ /** * @brief Length for reading CPU_ID in octets */ #define CPUID_ID_LEN (16) /** * @brief Pointer to CPU_ID */ #define CPUID_ID_PTR ((void *)(&(SIM_UIDH))) /** * @brief MCU specific Low Power Timer settings. */ #define LPTIMER_CLKSRC LPTIMER_CLKSRC_LPO #define LPTIMER_DEV (LPTMR0) /**< LPTIMER hardware module */ #define LPTIMER_CLKEN() (SIM->SCGC5 |= SIM_SCGC5_LPTMR_MASK) /**< Enable LPTMR0 clock gate */ #define LPTIMER_CLKDIS() (SIM->SCGC5 &= ~SIM_SCGC5_PTMR_MASK) /**< Disable LPTMR0 clock gate */ #define LPTIMER_CNR_NEEDS_LATCHING 1 /**< LPTMR.CNR register do not need latching */ #ifdef __cplusplus } #endif #endif /* __CPU_CONF_H */ /** @} */