2017-02-03 13:29:14 +01:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2016 Inria
|
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU Lesser
|
|
|
|
* General Public License v2.1. See the file LICENSE in the top level
|
|
|
|
* directory for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @ingroup boards_nucleo-f410
|
|
|
|
* @{
|
|
|
|
*
|
|
|
|
* @file
|
|
|
|
* @name Peripheral MCU configuration for the nucleo-f410 board
|
|
|
|
*
|
|
|
|
* @author Alexandre Abadie <alexandre.abadie@inria.fr>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef PERIPH_CONF_H
|
|
|
|
#define PERIPH_CONF_H
|
|
|
|
|
|
|
|
#include "periph_cpu.h"
|
|
|
|
|
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2017-06-08 16:42:05 +02:00
|
|
|
* @name Clock system configuration
|
2017-02-03 13:29:14 +01:00
|
|
|
* @{
|
|
|
|
*/
|
2017-06-08 16:42:05 +02:00
|
|
|
/* 0: no external high speed crystal available
|
|
|
|
* else: actual crystal frequency [in Hz] */
|
|
|
|
#define CLOCK_HSE (8000000U)
|
|
|
|
/* 0: no external low speed crystal available,
|
|
|
|
* 1: external crystal available (always 32.768kHz) */
|
|
|
|
#define CLOCK_LSE (1)
|
|
|
|
/* give the target core clock (HCLK) frequency [in Hz],
|
|
|
|
* maximum: 100MHz */
|
|
|
|
#define CLOCK_CORECLOCK (96000000U)
|
|
|
|
/* peripheral clock setup */
|
|
|
|
#define CLOCK_AHB_DIV RCC_CFGR_HPRE_DIV1 /* min 25MHz */
|
2017-02-03 13:29:14 +01:00
|
|
|
#define CLOCK_AHB (CLOCK_CORECLOCK / 1)
|
2017-06-08 16:42:05 +02:00
|
|
|
#define CLOCK_APB1_DIV RCC_CFGR_PPRE1_DIV2 /* max 50MHz */
|
2017-02-03 13:29:14 +01:00
|
|
|
#define CLOCK_APB1 (CLOCK_CORECLOCK / 2)
|
2017-06-08 16:42:05 +02:00
|
|
|
#define CLOCK_APB2_DIV RCC_CFGR_PPRE2_DIV1 /* max 100MHz */
|
2017-02-03 13:29:14 +01:00
|
|
|
#define CLOCK_APB2 (CLOCK_CORECLOCK / 1)
|
|
|
|
/** @} */
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @name Timer configuration
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
static const timer_conf_t timer_config[] = {
|
|
|
|
{
|
|
|
|
.dev = TIM5,
|
|
|
|
.max = 0xffffffff,
|
|
|
|
.rcc_mask = RCC_APB1ENR_TIM5EN,
|
|
|
|
.bus = APB1,
|
|
|
|
.irqn = TIM5_IRQn
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
#define TIMER_0_ISR isr_tim5
|
|
|
|
|
|
|
|
#define TIMER_NUMOF (sizeof(timer_config) / sizeof(timer_config[0]))
|
|
|
|
/** @} */
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @name UART configuration
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
static const uart_conf_t uart_config[] = {
|
|
|
|
{
|
|
|
|
.dev = USART2,
|
|
|
|
.rcc_mask = RCC_APB1ENR_USART2EN,
|
|
|
|
.rx_pin = GPIO_PIN(PORT_A, 3),
|
|
|
|
.tx_pin = GPIO_PIN(PORT_A, 2),
|
|
|
|
.rx_af = GPIO_AF7,
|
|
|
|
.tx_af = GPIO_AF7,
|
|
|
|
.bus = APB1,
|
|
|
|
.irqn = USART2_IRQn,
|
|
|
|
#ifdef UART_USE_DMA
|
|
|
|
.dma_stream = 6,
|
|
|
|
.dma_chan = 4
|
|
|
|
#endif
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.dev = USART1,
|
|
|
|
.rcc_mask = RCC_APB2ENR_USART1EN,
|
|
|
|
.rx_pin = GPIO_PIN(PORT_A, 10),
|
|
|
|
.tx_pin = GPIO_PIN(PORT_A, 9),
|
|
|
|
.rx_af = GPIO_AF7,
|
|
|
|
.tx_af = GPIO_AF7,
|
|
|
|
.bus = APB2,
|
|
|
|
.irqn = USART1_IRQn,
|
|
|
|
#ifdef UART_USE_DMA
|
|
|
|
.dma_stream = 5,
|
|
|
|
.dma_chan = 4
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
/* assign ISR vector names */
|
|
|
|
#define UART_0_ISR (isr_usart2)
|
|
|
|
#define UART_0_DMA_ISR (isr_dma1_stream6)
|
|
|
|
#define UART_1_ISR (isr_usart1)
|
|
|
|
#define UART_1_DMA_ISR (isr_dma1_stream5)
|
|
|
|
|
|
|
|
/* deduct number of defined UART interfaces */
|
|
|
|
#define UART_NUMOF (sizeof(uart_config) / sizeof(uart_config[0]))
|
|
|
|
/** @} */
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @name SPI configuration
|
|
|
|
*
|
|
|
|
* @note The spi_divtable is auto-generated from
|
|
|
|
* `cpu/stm32_common/dist/spi_divtable/spi_divtable.c`
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
static const uint8_t spi_divtable[2][5] = {
|
|
|
|
{ /* for APB1 @ 50000000Hz */
|
|
|
|
7, /* -> 195312Hz */
|
|
|
|
6, /* -> 390625Hz */
|
|
|
|
5, /* -> 781250Hz */
|
|
|
|
2, /* -> 6250000Hz */
|
|
|
|
1 /* -> 12500000Hz */
|
|
|
|
},
|
|
|
|
{ /* for APB2 @ 100000000Hz */
|
|
|
|
7, /* -> 390625Hz */
|
|
|
|
7, /* -> 390625Hz */
|
|
|
|
6, /* -> 781250Hz */
|
|
|
|
3, /* -> 6250000Hz */
|
|
|
|
2 /* -> 12500000Hz */
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
static const spi_conf_t spi_config[] = {
|
|
|
|
{
|
|
|
|
.dev = SPI1,
|
|
|
|
.mosi_pin = GPIO_PIN(PORT_A, 7),
|
|
|
|
.miso_pin = GPIO_PIN(PORT_A, 6),
|
|
|
|
.sclk_pin = GPIO_PIN(PORT_A, 5),
|
|
|
|
.cs_pin = GPIO_PIN(PORT_A, 4),
|
|
|
|
.af = GPIO_AF5,
|
|
|
|
.rccmask = RCC_APB2ENR_SPI1EN,
|
|
|
|
.apbbus = APB2
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
#define SPI_NUMOF (sizeof(spi_config) / sizeof(spi_config[0]))
|
|
|
|
/** @} */
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @name I2C configuration
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
#define I2C_NUMOF (1U)
|
|
|
|
#define I2C_0_EN 1
|
|
|
|
#define I2C_IRQ_PRIO 1
|
2017-03-16 16:44:27 +01:00
|
|
|
#define I2C_APBCLK (CLOCK_APB1)
|
2017-02-03 13:29:14 +01:00
|
|
|
|
|
|
|
/* I2C 0 device configuration */
|
|
|
|
#define I2C_0_DEV I2C1
|
|
|
|
#define I2C_0_CLKEN() (RCC->APB1ENR |= RCC_APB1ENR_I2C1EN)
|
|
|
|
#define I2C_0_CLKDIS() (RCC->APB1ENR &= ~(RCC_APB1ENR_I2C1EN))
|
|
|
|
#define I2C_0_EVT_IRQ I2C1_EV_IRQn
|
|
|
|
#define I2C_0_EVT_ISR isr_i2c1_ev
|
|
|
|
#define I2C_0_ERR_IRQ I2C1_ER_IRQn
|
|
|
|
#define I2C_0_ERR_ISR isr_i2c1_er
|
|
|
|
/* I2C 0 pin configuration */
|
|
|
|
#define I2C_0_SCL_PORT GPIOB
|
|
|
|
#define I2C_0_SCL_PIN 8
|
|
|
|
#define I2C_0_SCL_AF 4
|
|
|
|
#define I2C_0_SCL_CLKEN() (RCC->AHB1ENR |= RCC_AHB1ENR_GPIOBEN)
|
|
|
|
#define I2C_0_SDA_PORT GPIOB
|
|
|
|
#define I2C_0_SDA_PIN 9
|
|
|
|
#define I2C_0_SDA_AF 4
|
|
|
|
#define I2C_0_SDA_CLKEN() (RCC->AHB1ENR |= RCC_AHB1ENR_GPIOBEN)
|
|
|
|
/** @} */
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @name ADC configuration
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
#define ADC_NUMOF (0)
|
|
|
|
/** @} */
|
|
|
|
|
|
|
|
/**
|
2017-04-07 10:56:28 +02:00
|
|
|
* @name DAC configuration
|
2017-02-03 13:29:14 +01:00
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
#define DAC_NUMOF (0)
|
|
|
|
/** @} */
|
|
|
|
|
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif /* PERIPH_CONF_H */
|
|
|
|
/** @} */
|