2014-10-01 19:39:55 +02:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2014 Freie Universität Berlin
|
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU Lesser General
|
|
|
|
* Public License v2.1. See the file LICENSE in the top level directory for more
|
|
|
|
* details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
2015-01-21 09:33:10 +01:00
|
|
|
* @defgroup cpu_stm32l1 STM32L1
|
2014-10-01 19:39:55 +02:00
|
|
|
* @brief CPU specific implementations for the STM32F1
|
2015-01-21 09:33:10 +01:00
|
|
|
* @ingroup cpu
|
2014-10-01 19:39:55 +02:00
|
|
|
* @{
|
|
|
|
*
|
|
|
|
* @file
|
|
|
|
* @brief Implementation specific CPU configuration options
|
|
|
|
*
|
|
|
|
* @author Thomas Eichinger <thomas.eichinger@fu-berlin.de>
|
|
|
|
*/
|
|
|
|
|
2017-05-23 18:19:52 +02:00
|
|
|
#ifndef CPU_CONF_H
|
|
|
|
#define CPU_CONF_H
|
2014-10-01 19:39:55 +02:00
|
|
|
|
2016-01-14 23:21:49 +01:00
|
|
|
#include "cpu_conf_common.h"
|
|
|
|
|
2019-05-13 09:59:40 +02:00
|
|
|
#if defined(CPU_MODEL_STM32L151RB_A) || defined(CPU_MODEL_STM32L151CB_A)
|
|
|
|
#include "vendor/stm32l151xba.h"
|
|
|
|
#elif defined(CPU_MODEL_STM32L151CB)
|
|
|
|
#include "vendor/stm32l151xb.h"
|
2017-08-20 12:17:18 +02:00
|
|
|
#elif defined(CPU_MODEL_STM32L151RC)
|
2019-05-13 09:59:40 +02:00
|
|
|
#include "vendor/stm32l151xc.h"
|
|
|
|
#elif defined(CPU_MODEL_STM32L152RE)
|
|
|
|
#include "vendor/stm32l152xe.h"
|
2017-08-20 12:17:18 +02:00
|
|
|
#endif
|
2014-10-01 19:39:55 +02:00
|
|
|
|
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2015-05-27 23:08:41 +02:00
|
|
|
* @brief ARM Cortex-M specific CPU configuration
|
2014-10-01 19:39:55 +02:00
|
|
|
* @{
|
|
|
|
*/
|
2015-05-27 23:08:41 +02:00
|
|
|
#define CPU_DEFAULT_IRQ_PRIO (1U)
|
2019-07-08 08:54:24 +02:00
|
|
|
#if defined(CPU_MODEL_STM32L151RB_A) || defined(CPU_MODEL_STM32L151CB) || \
|
|
|
|
defined(CPU_MODEL_STM32L151CB_A)
|
2017-08-20 12:17:18 +02:00
|
|
|
#define CPU_IRQ_NUMOF (45U)
|
|
|
|
#else
|
2015-05-27 23:08:41 +02:00
|
|
|
#define CPU_IRQ_NUMOF (57U)
|
2017-08-20 12:17:18 +02:00
|
|
|
#endif
|
2015-05-27 23:08:41 +02:00
|
|
|
#define CPU_FLASH_BASE FLASH_BASE
|
2014-10-01 19:39:55 +02:00
|
|
|
/** @} */
|
|
|
|
|
2018-03-13 11:02:07 +01:00
|
|
|
/**
|
|
|
|
* @name Flash page configuration
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
#define FLASHPAGE_SIZE (256U)
|
2019-06-26 08:46:08 +02:00
|
|
|
#define FLASHPAGE_NUMOF (STM32_FLASHSIZE / FLASHPAGE_SIZE)
|
|
|
|
|
2018-03-13 11:02:07 +01:00
|
|
|
/* The minimum block size which can be written is 4B. However, the erase
|
|
|
|
* block is always FLASHPAGE_SIZE.
|
|
|
|
*/
|
|
|
|
#define FLASHPAGE_RAW_BLOCKSIZE (4U)
|
|
|
|
/* Writing should be always 4 bytes aligned */
|
|
|
|
#define FLASHPAGE_RAW_ALIGNMENT (4U)
|
|
|
|
/** @} */
|
|
|
|
|
2014-10-01 19:39:55 +02:00
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2017-05-23 18:19:52 +02:00
|
|
|
#endif /* CPU_CONF_H */
|
2014-10-01 19:39:55 +02:00
|
|
|
/** @} */
|