mirror of
https://github.com/RIOT-OS/RIOT.git
synced 2025-01-18 12:52:44 +01:00
133 lines
3.9 KiB
C
133 lines
3.9 KiB
C
|
/*
|
||
|
* Copyright (C) 2015 Lari Lehtomäki
|
||
|
*
|
||
|
* This file is subject to the terms and conditions of the GNU Lesser
|
||
|
* General Public License v2.1. See the file LICENSE in the top level
|
||
|
* directory for more details.
|
||
|
*/
|
||
|
|
||
|
/**
|
||
|
* @ingroup boards_nucleo-f401
|
||
|
* @{
|
||
|
*
|
||
|
* @file
|
||
|
* @name Peripheral MCU configuration for the nucleo-f401 board
|
||
|
*
|
||
|
* @author Lari Lehtomäki <lari@lehtomaki.fi>
|
||
|
*/
|
||
|
|
||
|
#ifndef PERIPH_CONF_H_
|
||
|
#define PERIPH_CONF_H_
|
||
|
|
||
|
#ifdef __cplusplus
|
||
|
extern "C" {
|
||
|
#endif
|
||
|
|
||
|
/**
|
||
|
* @name Clock system configuration
|
||
|
* @{
|
||
|
*/
|
||
|
#define CLOCK_HSE (8000000U) /* external oscillator */
|
||
|
#define CLOCK_CORECLOCK (84000000U) /* desired core clock frequency */
|
||
|
|
||
|
/* the actual PLL values are automatically generated */
|
||
|
#define CLOCK_PLL_M (CLOCK_HSE / 1000000)
|
||
|
#define CLOCK_PLL_N ((CLOCK_CORECLOCK / 1000000) * 2)
|
||
|
#define CLOCK_PLL_P (2U)
|
||
|
#define CLOCK_PLL_Q (CLOCK_PLL_N / 48)
|
||
|
#define CLOCK_AHB_DIV RCC_CFGR_HPRE_DIV1
|
||
|
#define CLOCK_APB1_DIV RCC_CFGR_PPRE1_DIV2
|
||
|
#define CLOCK_APB2_DIV RCC_CFGR_PPRE2_DIV1
|
||
|
#define CLOCK_FLASH_LATENCY FLASH_ACR_LATENCY_5WS
|
||
|
/** @} */
|
||
|
|
||
|
/**
|
||
|
* @name Timer configuration
|
||
|
* @{
|
||
|
*/
|
||
|
#define TIMER_NUMOF (2U)
|
||
|
#define TIMER_0_EN 1
|
||
|
#define TIMER_1_EN 1
|
||
|
#define TIMER_IRQ_PRIO 1
|
||
|
|
||
|
/* Timer 0 configuration */
|
||
|
#define TIMER_0_DEV TIM2
|
||
|
#define TIMER_0_CHANNELS 4
|
||
|
#define TIMER_0_PRESCALER (83U)
|
||
|
#define TIMER_0_MAX_VALUE (0xffffffff)
|
||
|
#define TIMER_0_CLKEN() (RCC->APB1ENR |= RCC_APB1ENR_TIM2EN)
|
||
|
#define TIMER_0_ISR isr_tim2
|
||
|
#define TIMER_0_IRQ_CHAN TIM2_IRQn
|
||
|
|
||
|
/* Timer 1 configuration */
|
||
|
#define TIMER_1_DEV TIM5
|
||
|
#define TIMER_1_CHANNELS 4
|
||
|
#define TIMER_1_PRESCALER (83U)
|
||
|
#define TIMER_1_MAX_VALUE (0xffffffff)
|
||
|
#define TIMER_1_CLKEN() (RCC->APB1ENR |= RCC_APB1ENR_TIM5EN)
|
||
|
#define TIMER_1_ISR isr_tim5
|
||
|
#define TIMER_1_IRQ_CHAN TIM5_IRQn
|
||
|
/** @} */
|
||
|
|
||
|
/**
|
||
|
* @name UART configuration
|
||
|
* @{
|
||
|
*/
|
||
|
#define UART_NUMOF (1U)
|
||
|
#define UART_0_EN 1
|
||
|
#define UART_IRQ_PRIO 1
|
||
|
#define UART_CLK (14000000U) /* UART clock runs with 14MHz */
|
||
|
|
||
|
/* UART 0 device configuration */
|
||
|
#define UART_0_DEV USART2
|
||
|
#define UART_0_CLKEN() (RCC->APB1ENR |= RCC_APB1ENR_USART2EN)
|
||
|
#define UART_0_CLKDIS() (RCC->APB1ENR &= ~(RCC_APB1ENR_USART2EN))
|
||
|
#define UART_0_CLK (CLOCK_CORECLOCK / 2) /* UART clock runs with 42MHz (F_CPU / 2) */
|
||
|
#define UART_0_IRQ_CHAN USART2_IRQn
|
||
|
#define UART_0_ISR isr_usart2
|
||
|
/* UART 0 pin configuration */
|
||
|
#define UART_0_PORT GPIOA
|
||
|
#define UART_0_PORT_CLKEN() (RCC->AHB1ENR |= RCC_AHB1ENR_GPIOAEN)
|
||
|
#define UART_0_RX_PIN 3
|
||
|
#define UART_0_TX_PIN 2
|
||
|
#define UART_0_AF 7
|
||
|
/** @} */
|
||
|
|
||
|
/**
|
||
|
* @name SPI configuration
|
||
|
* @{
|
||
|
*/
|
||
|
#define SPI_NUMOF (1U)
|
||
|
#define SPI_0_EN 1
|
||
|
#define SPI_IRQ_PRIO 1
|
||
|
|
||
|
/* SPI 0 device config */
|
||
|
#define SPI_0_DEV SPI1
|
||
|
#define SPI_0_CLKEN() (RCC->APB2ENR |= RCC_APB2ENR_SPI1EN)
|
||
|
#define SPI_0_CLKDIS() (RCC->APB2ENR &= ~RCC_APB2ENR_SPI1EN)
|
||
|
#define SPI_0_BUS_DIV 1 /* 1 -> SPI bus runs with half CPU clock, 0 -> quarter CPU clock */
|
||
|
#define SPI_0_IRQ SPI1_IRQn
|
||
|
#define SPI_0_IRQ_HANDLER isr_spi1
|
||
|
/* SPI 0 pin configuration */
|
||
|
#define SPI_0_SCK_PORT GPIOA /* A5 pin is shared with the green LED. */
|
||
|
#define SPI_0_SCK_PIN 5
|
||
|
#define SPI_0_SCK_AF 5
|
||
|
#define SPI_0_SCK_PORT_CLKEN() (RCC->AHB1ENR |= RCC_AHB1ENR_GPIOAEN)
|
||
|
#define SPI_0_MISO_PORT GPIOA
|
||
|
#define SPI_0_MISO_PIN 6
|
||
|
#define SPI_0_MISO_AF 5
|
||
|
#define SPI_0_MISO_PORT_CLKEN() (RCC->AHB1ENR |= RCC_AHB1ENR_GPIOAEN)
|
||
|
#define SPI_0_MOSI_PORT GPIOA
|
||
|
#define SPI_0_MOSI_PIN 7
|
||
|
#define SPI_0_MOSI_AF 5
|
||
|
#define SPI_0_MOSI_PORT_CLKEN() (RCC->AHB1ENR |= RCC_AHB1ENR_GPIOAEN)
|
||
|
/** @} */
|
||
|
|
||
|
|
||
|
#ifdef __cplusplus
|
||
|
}
|
||
|
#endif
|
||
|
|
||
|
#endif /* PERIPH_CONF_H_ */
|
||
|
/** @} */
|