2016-02-04 15:30:06 +01:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2015 Jan Wagner <mail@jwagner.eu>
|
2016-02-07 12:56:27 +01:00
|
|
|
* 2015-2016 Freie Universität Berlin
|
2016-02-04 15:30:06 +01:00
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU Lesser
|
|
|
|
* General Public License v2.1. See the file LICENSE in the top level
|
|
|
|
* directory for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
2016-02-07 12:56:27 +01:00
|
|
|
* @ingroup cpu_nrf5x_common
|
2016-02-04 15:30:06 +01:00
|
|
|
* @{
|
|
|
|
*
|
|
|
|
* @file
|
|
|
|
* @brief Low-level GPIO driver implementation
|
|
|
|
*
|
2016-02-07 12:56:27 +01:00
|
|
|
* @note This GPIO driver implementation supports only one pin to be
|
|
|
|
* defined as external interrupt.
|
2016-02-04 15:30:06 +01:00
|
|
|
*
|
2016-02-07 12:56:27 +01:00
|
|
|
* @author Christian Kühling <kuehling@zedat.fu-berlin.de>
|
|
|
|
* @author Timo Ziegler <timo.ziegler@fu-berlin.de>
|
2016-02-04 15:30:06 +01:00
|
|
|
* @author Hauke Petersen <hauke.petersen@fu-berlin.de>
|
|
|
|
* @author Jan Wagner <mail@jwagner.eu>
|
|
|
|
*
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "cpu.h"
|
|
|
|
#include "periph/gpio.h"
|
2016-02-07 12:56:27 +01:00
|
|
|
#include "periph_cpu.h"
|
2016-02-04 15:30:06 +01:00
|
|
|
#include "periph_conf.h"
|
|
|
|
|
2017-04-05 12:10:13 +02:00
|
|
|
#define PORT_BIT (1 << 5)
|
|
|
|
#define PIN_MASK (0x1f)
|
|
|
|
|
2016-02-04 15:30:06 +01:00
|
|
|
/**
|
|
|
|
* @brief Place to store the interrupt context
|
|
|
|
*/
|
|
|
|
static gpio_isr_ctx_t exti_chan;
|
|
|
|
|
2017-04-05 12:10:13 +02:00
|
|
|
/**
|
|
|
|
* @brief Get the port's base address
|
|
|
|
*/
|
|
|
|
static inline NRF_GPIO_Type* port(gpio_t pin)
|
|
|
|
{
|
|
|
|
#if (CPU_FAM_NRF51)
|
|
|
|
return NRF_GPIO;
|
|
|
|
#elif defined(CPU_MODEL_NRF52832XXAA)
|
|
|
|
return NRF_P0;
|
|
|
|
#else
|
|
|
|
return (pin & PORT_BIT) ? NRF_P1 : NRF_P0;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Get a pin's offset
|
|
|
|
*/
|
|
|
|
static inline int pin_num(gpio_t pin)
|
|
|
|
{
|
|
|
|
#ifdef CPU_MODEL_NRF52840XXAA
|
|
|
|
return (pin & PIN_MASK);
|
|
|
|
#else
|
|
|
|
return (int)pin;
|
|
|
|
#endif
|
|
|
|
}
|
2016-02-04 15:30:06 +01:00
|
|
|
|
2016-02-20 14:43:41 +01:00
|
|
|
int gpio_init(gpio_t pin, gpio_mode_t mode)
|
2016-02-04 15:30:06 +01:00
|
|
|
{
|
2016-02-20 14:43:41 +01:00
|
|
|
switch (mode) {
|
|
|
|
case GPIO_IN:
|
|
|
|
case GPIO_IN_PD:
|
|
|
|
case GPIO_IN_PU:
|
|
|
|
case GPIO_OUT:
|
|
|
|
/* configure pin direction, input buffer and pull resistor state */
|
2017-04-05 12:10:13 +02:00
|
|
|
port(pin)->PIN_CNF[pin] = mode;
|
2016-02-20 14:43:41 +01:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2016-02-04 15:30:06 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-02-20 14:43:41 +01:00
|
|
|
int gpio_init_int(gpio_t pin, gpio_mode_t mode, gpio_flank_t flank,
|
2016-02-04 15:30:06 +01:00
|
|
|
gpio_cb_t cb, void *arg)
|
|
|
|
{
|
|
|
|
/* disable external interrupt in case one is active */
|
|
|
|
NRF_GPIOTE->INTENSET &= ~(GPIOTE_INTENSET_IN0_Msk);
|
|
|
|
/* save callback */
|
|
|
|
exti_chan.cb = cb;
|
|
|
|
exti_chan.arg = arg;
|
|
|
|
/* configure pin as input */
|
2016-02-20 14:43:41 +01:00
|
|
|
gpio_init(pin, mode);
|
2016-02-04 15:30:06 +01:00
|
|
|
/* set interrupt priority and enable global GPIOTE interrupt */
|
|
|
|
NVIC_EnableIRQ(GPIOTE_IRQn);
|
|
|
|
/* configure the GPIOTE channel: set even mode, pin and active flank */
|
|
|
|
NRF_GPIOTE->CONFIG[0] = (GPIOTE_CONFIG_MODE_Event |
|
|
|
|
(pin << GPIOTE_CONFIG_PSEL_Pos) |
|
2017-04-05 12:10:13 +02:00
|
|
|
#ifdef CPU_MODEL_NRF52840XXAA
|
|
|
|
((pin & PORT_BIT) << 8) |
|
|
|
|
#endif
|
2016-02-04 15:30:06 +01:00
|
|
|
(flank << GPIOTE_CONFIG_POLARITY_Pos));
|
|
|
|
/* enable external interrupt */
|
|
|
|
NRF_GPIOTE->INTENSET |= GPIOTE_INTENSET_IN0_Msk;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void gpio_irq_enable(gpio_t pin)
|
|
|
|
{
|
|
|
|
(void) pin;
|
|
|
|
NRF_GPIOTE->INTENSET |= GPIOTE_INTENSET_IN0_Msk;
|
|
|
|
}
|
|
|
|
|
|
|
|
void gpio_irq_disable(gpio_t pin)
|
|
|
|
{
|
|
|
|
(void) pin;
|
|
|
|
NRF_GPIOTE->INTENCLR |= GPIOTE_INTENSET_IN0_Msk;
|
|
|
|
}
|
|
|
|
|
|
|
|
int gpio_read(gpio_t pin)
|
|
|
|
{
|
2017-04-05 12:10:13 +02:00
|
|
|
if (port(pin)->DIR & (1 << pin)) {
|
|
|
|
return (port(pin)->OUT & (1 << pin)) ? 1 : 0;
|
2016-02-04 15:30:06 +01:00
|
|
|
}
|
|
|
|
else {
|
2017-04-05 12:10:13 +02:00
|
|
|
return (port(pin)->IN & (1 << pin)) ? 1 : 0;
|
2016-02-04 15:30:06 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void gpio_set(gpio_t pin)
|
|
|
|
{
|
2017-04-05 12:10:13 +02:00
|
|
|
port(pin)->OUTSET = (1 << pin);
|
2016-02-04 15:30:06 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void gpio_clear(gpio_t pin)
|
|
|
|
{
|
2017-04-05 12:10:13 +02:00
|
|
|
port(pin)->OUTCLR = (1 << pin);
|
2016-02-04 15:30:06 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void gpio_toggle(gpio_t pin)
|
|
|
|
{
|
2017-04-05 12:10:13 +02:00
|
|
|
port(pin)->OUT ^= (1 << pin);
|
2016-02-04 15:30:06 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void gpio_write(gpio_t pin, int value)
|
|
|
|
{
|
|
|
|
if (value) {
|
2017-04-05 12:10:13 +02:00
|
|
|
port(pin)->OUTSET = (1 << pin);
|
2016-02-04 15:30:06 +01:00
|
|
|
} else {
|
2017-04-05 12:10:13 +02:00
|
|
|
port(pin)->OUTCLR = (1 << pin);
|
2016-02-04 15:30:06 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void isr_gpiote(void)
|
|
|
|
{
|
|
|
|
if (NRF_GPIOTE->EVENTS_IN[0] == 1) {
|
|
|
|
NRF_GPIOTE->EVENTS_IN[0] = 0;
|
|
|
|
exti_chan.cb(exti_chan.arg);
|
|
|
|
}
|
2016-11-30 18:26:05 +01:00
|
|
|
cortexm_isr_end();
|
2016-02-04 15:30:06 +01:00
|
|
|
}
|