2015-04-23 18:36:55 +02:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2013 Alaeddine Weslati <alaeddine.weslati@inria.fr>
|
|
|
|
* Copyright (C) 2015 Freie Universität Berlin
|
2017-06-30 13:53:29 +02:00
|
|
|
* 2017 HAW Hamburg
|
2015-04-23 18:36:55 +02:00
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU Lesser
|
|
|
|
* General Public License v2.1. See the file LICENSE in the top level
|
|
|
|
* directory for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
2015-08-09 21:24:55 +02:00
|
|
|
* @ingroup drivers_at86rf2xx
|
2015-04-23 18:36:55 +02:00
|
|
|
* @{
|
|
|
|
*
|
|
|
|
* @file
|
|
|
|
* @brief Implementation of public functions for AT86RF2xx drivers
|
|
|
|
*
|
|
|
|
* @author Alaeddine Weslati <alaeddine.weslati@inria.fr>
|
|
|
|
* @author Thomas Eichinger <thomas.eichinger@fu-berlin.de>
|
|
|
|
* @author Hauke Petersen <hauke.petersen@fu-berlin.de>
|
|
|
|
* @author Kaspar Schleiser <kaspar@schleiser.de>
|
2015-05-10 21:50:41 +02:00
|
|
|
* @author Oliver Hahm <oliver.hahm@inria.fr>
|
2017-06-30 13:53:29 +02:00
|
|
|
* @author Sebastian Meiling <s@mlng.net>
|
2015-04-23 18:36:55 +02:00
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
2021-02-25 21:23:27 +01:00
|
|
|
#include "kernel_defines.h"
|
2015-05-10 21:50:41 +02:00
|
|
|
#include "byteorder.h"
|
2015-08-07 14:36:04 +02:00
|
|
|
#include "net/ieee802154.h"
|
2015-08-10 02:41:08 +02:00
|
|
|
#include "net/gnrc.h"
|
2015-08-09 21:24:55 +02:00
|
|
|
#include "at86rf2xx_registers.h"
|
|
|
|
#include "at86rf2xx_internal.h"
|
2020-10-02 19:39:43 +02:00
|
|
|
#if IS_USED(MODULE_AT86RF2XX_AES_SPI)
|
|
|
|
#include "at86rf2xx_aes.h"
|
|
|
|
#endif
|
2015-04-23 18:36:55 +02:00
|
|
|
|
2020-10-22 11:34:31 +02:00
|
|
|
#define ENABLE_DEBUG 0
|
2015-04-23 18:36:55 +02:00
|
|
|
#include "debug.h"
|
|
|
|
|
2019-10-21 01:07:44 +02:00
|
|
|
static void at86rf2xx_disable_clock_output(at86rf2xx_t *dev)
|
|
|
|
{
|
2022-11-24 16:50:58 +01:00
|
|
|
#if AT86RF2XX_IS_PERIPH
|
2019-10-21 01:07:44 +02:00
|
|
|
(void) dev;
|
|
|
|
#else
|
|
|
|
uint8_t tmp = at86rf2xx_reg_read(dev, AT86RF2XX_REG__TRX_CTRL_0);
|
|
|
|
tmp &= ~(AT86RF2XX_TRX_CTRL_0_MASK__CLKM_CTRL);
|
|
|
|
tmp &= ~(AT86RF2XX_TRX_CTRL_0_MASK__CLKM_SHA_SEL);
|
|
|
|
tmp |= (AT86RF2XX_TRX_CTRL_0_CLKM_CTRL__OFF);
|
|
|
|
at86rf2xx_reg_write(dev, AT86RF2XX_REG__TRX_CTRL_0, tmp);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2022-07-01 00:13:13 +02:00
|
|
|
void at86rf2xx_enable_smart_idle(at86rf2xx_t *dev)
|
2019-10-21 01:07:44 +02:00
|
|
|
{
|
|
|
|
#if AT86RF2XX_SMART_IDLE_LISTENING
|
|
|
|
uint8_t tmp = at86rf2xx_reg_read(dev, AT86RF2XX_REG__TRX_RPC);
|
2022-07-01 00:13:13 +02:00
|
|
|
tmp |= AT86RF2XX_TRX_RPC_MASK__RX_RPC__SMART_IDLE;
|
2019-10-21 01:07:44 +02:00
|
|
|
at86rf2xx_reg_write(dev, AT86RF2XX_REG__TRX_RPC, tmp);
|
|
|
|
at86rf2xx_set_rxsensitivity(dev, RSSI_BASE_VAL);
|
|
|
|
#else
|
|
|
|
(void) dev;
|
|
|
|
#endif
|
2015-04-23 18:36:55 +02:00
|
|
|
}
|
|
|
|
|
2022-07-01 00:13:13 +02:00
|
|
|
void at86rf2xx_disable_smart_idle(at86rf2xx_t *dev)
|
|
|
|
{
|
|
|
|
#if AT86RF2XX_SMART_IDLE_LISTENING
|
|
|
|
uint8_t tmp = at86rf2xx_reg_read(dev, AT86RF2XX_REG__TRX_RPC);
|
|
|
|
tmp &= ~AT86RF2XX_TRX_RPC_MASK__RX_RPC__SMART_IDLE;
|
|
|
|
at86rf2xx_reg_write(dev, AT86RF2XX_REG__TRX_RPC, tmp);
|
|
|
|
#else
|
|
|
|
(void) dev;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2015-08-09 21:24:55 +02:00
|
|
|
void at86rf2xx_reset(at86rf2xx_t *dev)
|
2015-04-23 18:36:55 +02:00
|
|
|
{
|
2021-02-26 11:32:45 +01:00
|
|
|
uint8_t tmp;
|
2018-07-10 14:28:38 +02:00
|
|
|
|
2015-07-16 20:54:50 +02:00
|
|
|
/* Reset state machine to ensure a known state */
|
2017-07-07 18:11:28 +02:00
|
|
|
if (dev->state == AT86RF2XX_STATE_P_ON) {
|
|
|
|
at86rf2xx_set_state(dev, AT86RF2XX_STATE_FORCE_TRX_OFF);
|
|
|
|
}
|
2015-07-16 20:54:50 +02:00
|
|
|
|
2022-11-28 16:25:27 +01:00
|
|
|
/* set default channel, page and TX power */
|
2022-11-28 16:06:36 +01:00
|
|
|
at86rf2xx_configure_phy(dev, AT86RF2XX_DEFAULT_CHANNEL, AT86RF2XX_DEFAULT_PAGE, AT86RF2XX_DEFAULT_TXPOWER);
|
2022-11-28 16:25:27 +01:00
|
|
|
|
2023-04-13 11:10:54 +02:00
|
|
|
/* Record the default channel page in the device descriptor */
|
|
|
|
#if AT86RF2XX_HAVE_SUBGHZ
|
|
|
|
dev->page = AT86RF2XX_DEFAULT_PAGE;
|
|
|
|
#endif
|
|
|
|
|
2015-04-23 18:36:55 +02:00
|
|
|
/* set default options */
|
2018-07-10 14:28:38 +02:00
|
|
|
|
2020-04-02 16:48:34 +02:00
|
|
|
if (!IS_ACTIVE(AT86RF2XX_BASIC_MODE)) {
|
|
|
|
at86rf2xx_set_option(dev, AT86RF2XX_OPT_AUTOACK, true);
|
|
|
|
at86rf2xx_set_option(dev, AT86RF2XX_OPT_CSMA, true);
|
|
|
|
}
|
2018-10-25 12:06:23 +02:00
|
|
|
|
2015-04-23 18:36:55 +02:00
|
|
|
/* enable safe mode (protect RX FIFO until reading data starts) */
|
2015-08-09 21:24:55 +02:00
|
|
|
at86rf2xx_reg_write(dev, AT86RF2XX_REG__TRX_CTRL_2,
|
|
|
|
AT86RF2XX_TRX_CTRL_2_MASK__RX_SAFE_MODE);
|
2015-07-01 16:35:19 +02:00
|
|
|
|
2022-11-24 16:50:58 +01:00
|
|
|
#if !AT86RF2XX_IS_PERIPH
|
2015-07-01 16:35:19 +02:00
|
|
|
/* don't populate masked interrupt flags to IRQ_STATUS register */
|
2021-02-26 11:32:45 +01:00
|
|
|
tmp = at86rf2xx_reg_read(dev, AT86RF2XX_REG__TRX_CTRL_1);
|
2015-08-09 21:24:55 +02:00
|
|
|
tmp &= ~(AT86RF2XX_TRX_CTRL_1_MASK__IRQ_MASK_MODE);
|
|
|
|
at86rf2xx_reg_write(dev, AT86RF2XX_REG__TRX_CTRL_1, tmp);
|
2019-10-21 01:07:44 +02:00
|
|
|
#endif
|
2015-07-01 16:35:19 +02:00
|
|
|
|
2018-08-06 22:56:42 +02:00
|
|
|
/* configure smart idle listening feature */
|
2019-10-21 01:07:44 +02:00
|
|
|
at86rf2xx_enable_smart_idle(dev);
|
2018-08-06 22:56:42 +02:00
|
|
|
|
2015-09-16 14:01:17 +02:00
|
|
|
/* disable clock output to save power */
|
2019-10-21 01:07:44 +02:00
|
|
|
at86rf2xx_disable_clock_output(dev);
|
2015-09-16 14:01:17 +02:00
|
|
|
|
2015-04-23 18:36:55 +02:00
|
|
|
/* enable interrupts */
|
2015-08-09 21:24:55 +02:00
|
|
|
at86rf2xx_reg_write(dev, AT86RF2XX_REG__IRQ_MASK,
|
|
|
|
AT86RF2XX_IRQ_STATUS_MASK__TRX_END);
|
2020-07-23 19:50:08 +02:00
|
|
|
|
|
|
|
/* enable TX start interrupt for retry counter */
|
2022-11-24 17:20:15 +01:00
|
|
|
#if AT86RF2XX_HAVE_TX_START_IRQ
|
2020-07-23 19:50:08 +02:00
|
|
|
at86rf2xx_reg_write(dev, AT86RF2XX_REG__IRQ_MASK1,
|
|
|
|
AT86RF2XX_IRQ_STATUS_MASK1__TX_START);
|
|
|
|
#endif
|
|
|
|
|
2015-07-01 16:35:19 +02:00
|
|
|
/* clear interrupt flags */
|
2015-08-09 21:24:55 +02:00
|
|
|
at86rf2xx_reg_read(dev, AT86RF2XX_REG__IRQ_STATUS);
|
2015-07-01 16:35:19 +02:00
|
|
|
|
2018-07-06 14:03:09 +02:00
|
|
|
/* State to return after receiving or transmitting */
|
2020-04-02 16:48:34 +02:00
|
|
|
dev->idle_state = AT86RF2XX_PHY_STATE_RX;
|
2015-04-23 18:36:55 +02:00
|
|
|
/* go into RX state */
|
2020-04-02 16:48:34 +02:00
|
|
|
at86rf2xx_set_state(dev, AT86RF2XX_PHY_STATE_RX);
|
2015-04-23 18:36:55 +02:00
|
|
|
|
2021-02-26 11:32:45 +01:00
|
|
|
/* Enable RX start IRQ */
|
|
|
|
tmp = at86rf2xx_reg_read(dev, AT86RF2XX_REG__IRQ_MASK);
|
|
|
|
tmp |= AT86RF2XX_IRQ_STATUS_MASK__RX_START;
|
|
|
|
at86rf2xx_reg_write(dev, AT86RF2XX_REG__IRQ_MASK, tmp);
|
|
|
|
|
2015-08-09 21:24:55 +02:00
|
|
|
DEBUG("at86rf2xx_reset(): reset complete.\n");
|
2015-04-23 18:36:55 +02:00
|
|
|
}
|
|
|
|
|
2015-08-09 21:24:55 +02:00
|
|
|
void at86rf2xx_tx_prepare(at86rf2xx_t *dev)
|
2015-04-23 18:36:55 +02:00
|
|
|
{
|
2017-06-29 13:39:14 +02:00
|
|
|
uint8_t state;
|
|
|
|
|
2016-04-07 16:53:34 +02:00
|
|
|
dev->pending_tx++;
|
2020-04-02 16:48:34 +02:00
|
|
|
state = at86rf2xx_set_state(dev, AT86RF2XX_PHY_STATE_TX);
|
|
|
|
if (state != AT86RF2XX_PHY_STATE_TX) {
|
2017-06-29 13:39:14 +02:00
|
|
|
dev->idle_state = state;
|
|
|
|
}
|
2016-03-18 10:26:33 +01:00
|
|
|
dev->tx_frame_len = IEEE802154_FCS_LEN;
|
2015-04-23 18:36:55 +02:00
|
|
|
}
|
|
|
|
|
2017-06-30 13:53:29 +02:00
|
|
|
size_t at86rf2xx_tx_load(at86rf2xx_t *dev, const uint8_t *data,
|
2015-08-09 21:24:55 +02:00
|
|
|
size_t len, size_t offset)
|
2015-04-23 18:36:55 +02:00
|
|
|
{
|
2016-03-18 10:26:33 +01:00
|
|
|
dev->tx_frame_len += (uint8_t)len;
|
2015-08-09 21:24:55 +02:00
|
|
|
at86rf2xx_sram_write(dev, offset + 1, data, len);
|
2015-04-23 18:36:55 +02:00
|
|
|
return offset + len;
|
|
|
|
}
|
|
|
|
|
2020-07-23 19:50:08 +02:00
|
|
|
void at86rf2xx_tx_exec(at86rf2xx_t *dev)
|
2015-04-23 18:36:55 +02:00
|
|
|
{
|
2020-07-23 19:50:08 +02:00
|
|
|
#if AT86RF2XX_HAVE_RETRIES
|
|
|
|
dev->tx_retries = -1;
|
|
|
|
#endif
|
|
|
|
|
2015-04-23 18:36:55 +02:00
|
|
|
/* write frame length field in FIFO */
|
2016-03-18 10:26:33 +01:00
|
|
|
at86rf2xx_sram_write(dev, 0, &(dev->tx_frame_len), 1);
|
2015-04-23 18:36:55 +02:00
|
|
|
/* trigger sending of pre-loaded frame */
|
2015-08-09 21:24:55 +02:00
|
|
|
at86rf2xx_reg_write(dev, AT86RF2XX_REG__TRX_STATE,
|
|
|
|
AT86RF2XX_TRX_STATE__TX_START);
|
2015-04-23 18:36:55 +02:00
|
|
|
}
|
2017-09-04 16:06:55 +02:00
|
|
|
|
|
|
|
bool at86rf2xx_cca(at86rf2xx_t *dev)
|
|
|
|
{
|
|
|
|
uint8_t reg;
|
|
|
|
uint8_t old_state = at86rf2xx_set_state(dev, AT86RF2XX_STATE_TRX_OFF);
|
|
|
|
/* Disable RX path */
|
|
|
|
uint8_t rx_syn = at86rf2xx_reg_read(dev, AT86RF2XX_REG__RX_SYN);
|
2018-07-06 13:07:02 +02:00
|
|
|
|
2017-09-04 16:06:55 +02:00
|
|
|
reg = rx_syn | AT86RF2XX_RX_SYN__RX_PDT_DIS;
|
|
|
|
at86rf2xx_reg_write(dev, AT86RF2XX_REG__RX_SYN, reg);
|
|
|
|
/* Manually triggered CCA is only possible in RX_ON (basic operating mode) */
|
|
|
|
at86rf2xx_set_state(dev, AT86RF2XX_STATE_RX_ON);
|
|
|
|
/* Perform CCA */
|
|
|
|
reg = at86rf2xx_reg_read(dev, AT86RF2XX_REG__PHY_CC_CCA);
|
|
|
|
reg |= AT86RF2XX_PHY_CC_CCA_MASK__CCA_REQUEST;
|
|
|
|
at86rf2xx_reg_write(dev, AT86RF2XX_REG__PHY_CC_CCA, reg);
|
|
|
|
/* Spin until done (8 symbols + 12 µs = 128 µs + 12 µs for O-QPSK)*/
|
|
|
|
do {
|
|
|
|
reg = at86rf2xx_reg_read(dev, AT86RF2XX_REG__TRX_STATUS);
|
|
|
|
} while ((reg & AT86RF2XX_TRX_STATUS_MASK__CCA_DONE) == 0);
|
|
|
|
/* return true if channel is clear */
|
|
|
|
bool ret = !!(reg & AT86RF2XX_TRX_STATUS_MASK__CCA_STATUS);
|
|
|
|
/* re-enable RX */
|
|
|
|
at86rf2xx_reg_write(dev, AT86RF2XX_REG__RX_SYN, rx_syn);
|
|
|
|
/* Step back to the old state */
|
|
|
|
at86rf2xx_set_state(dev, AT86RF2XX_STATE_TRX_OFF);
|
|
|
|
at86rf2xx_set_state(dev, old_state);
|
|
|
|
return ret;
|
|
|
|
}
|