2017-02-12 16:24:48 +01:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2014-2017 Freie Universität Berlin
|
|
|
|
* 2017 Inria
|
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU Lesser General
|
|
|
|
* Public License v2.1. See the file LICENSE in the top level directory for more
|
|
|
|
* details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @ingroup cpu_stm32l0
|
|
|
|
* @{
|
|
|
|
*
|
|
|
|
* @file
|
|
|
|
* @brief Interrupt vector definitions
|
|
|
|
*
|
|
|
|
* @author Hauke Petersen <hauke.petersen@fu-berlin.de>
|
|
|
|
* @author Alexandre Abadie <alexandre.abadie@inria.fr>
|
|
|
|
*
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <stdint.h>
|
|
|
|
#include "vectors_cortexm.h"
|
|
|
|
|
|
|
|
/* get the start of the ISR stack as defined in the linkerscript */
|
|
|
|
extern uint32_t _estack;
|
|
|
|
|
|
|
|
/* define a local dummy handler as it needs to be in the same compilation unit
|
|
|
|
* as the alias definition */
|
|
|
|
void dummy_handler(void) {
|
|
|
|
dummy_handler_default();
|
|
|
|
}
|
|
|
|
|
|
|
|
/* STM32L0 specific interrupt vectors */
|
|
|
|
WEAK_DEFAULT void isr_wwdg(void);
|
|
|
|
WEAK_DEFAULT void isr_pvd(void);
|
|
|
|
WEAK_DEFAULT void isr_rtc(void);
|
|
|
|
WEAK_DEFAULT void isr_flash(void);
|
|
|
|
WEAK_DEFAULT void isr_rcc(void);
|
|
|
|
WEAK_DEFAULT void isr_exti(void);
|
|
|
|
WEAK_DEFAULT void isr_ts(void);
|
|
|
|
WEAK_DEFAULT void isr_dma1_ch1(void);
|
|
|
|
WEAK_DEFAULT void isr_dma1_ch2_3(void);
|
|
|
|
WEAK_DEFAULT void isr_dma1_ch4_5_6_7(void);
|
|
|
|
WEAK_DEFAULT void isr_adc1_comp(void);
|
|
|
|
WEAK_DEFAULT void isr_lptim1(void);
|
|
|
|
WEAK_DEFAULT void isr_usart4_5(void);
|
|
|
|
WEAK_DEFAULT void isr_tim2(void);
|
|
|
|
WEAK_DEFAULT void isr_tim3(void);
|
|
|
|
WEAK_DEFAULT void isr_tim6_dac(void);
|
|
|
|
WEAK_DEFAULT void isr_tim7(void);
|
|
|
|
WEAK_DEFAULT void isr_tim21(void);
|
|
|
|
WEAK_DEFAULT void isr_i2c3(void);
|
|
|
|
WEAK_DEFAULT void isr_tim22(void);
|
|
|
|
WEAK_DEFAULT void isr_i2c1(void);
|
|
|
|
WEAK_DEFAULT void isr_i2c2(void);
|
|
|
|
WEAK_DEFAULT void isr_spi1(void);
|
|
|
|
WEAK_DEFAULT void isr_spi2(void);
|
|
|
|
WEAK_DEFAULT void isr_usart1(void);
|
|
|
|
WEAK_DEFAULT void isr_usart2(void);
|
|
|
|
WEAK_DEFAULT void isr_rng_lpuart1(void);
|
2017-08-20 00:27:39 +02:00
|
|
|
WEAK_DEFAULT void isr_lpuart1(void);
|
2017-02-12 16:24:48 +01:00
|
|
|
WEAK_DEFAULT void isr_lcd(void);
|
|
|
|
WEAK_DEFAULT void isr_usb(void);
|
|
|
|
|
2017-08-29 21:34:00 +02:00
|
|
|
/* CPU specific interrupt vector table */
|
|
|
|
ISR_VECTOR(1) const isr_t vector_cpu[] = {
|
|
|
|
isr_wwdg, /* [0] windowed watchdog */
|
|
|
|
isr_pvd, /* [1] power control */
|
|
|
|
isr_rtc, /* [2] real time clock */
|
|
|
|
isr_flash, /* [3] flash memory controller */
|
|
|
|
isr_rcc, /* [4] reset and clock control */
|
|
|
|
isr_exti, /* [5] external interrupt lines 0 and 1 */
|
|
|
|
isr_exti, /* [6] external interrupt lines 2 and 3 */
|
|
|
|
isr_exti, /* [7] external interrupt lines 4 to 15 */
|
2017-08-20 00:27:39 +02:00
|
|
|
#if defined(CPU_MODEL_STM32L031K6)
|
2017-08-29 21:34:00 +02:00
|
|
|
(0UL), /* [8] reserved */
|
|
|
|
isr_dma1_ch1, /* [9] direct memory access controller 1, channel 1*/
|
|
|
|
isr_dma1_ch2_3, /* [10] direct memory access controller 1, channel 2 and 3*/
|
|
|
|
isr_dma1_ch4_5_6_7, /* [11] direct memory access controller 1, channel 4, 5, 6 and 7*/
|
|
|
|
isr_adc1_comp, /* [12] analog digital converter */
|
|
|
|
isr_lptim1, /* [13] low power timer 1 */
|
|
|
|
(0UL), /* [14] reserved */
|
|
|
|
isr_tim2, /* [15] timer 2 */
|
|
|
|
(0UL), /* [16] reserved */
|
|
|
|
(0UL), /* [17] reserved */
|
|
|
|
(0UL), /* [18] reserved */
|
|
|
|
(0UL), /* [19] reserved */
|
|
|
|
isr_tim21, /* [20] timer 21 */
|
|
|
|
(0UL), /* [21] reserved */
|
|
|
|
isr_tim22, /* [22] timer 22 */
|
|
|
|
isr_i2c1, /* [23] I2C 1 */
|
|
|
|
(0UL), /* [24] reserved */
|
|
|
|
isr_spi1, /* [25] SPI 1 */
|
|
|
|
(0UL), /* [26] reserved */
|
|
|
|
(0UL), /* [27] reserved */
|
|
|
|
isr_usart2, /* [28] USART 2 */
|
|
|
|
isr_lpuart1 /* [29] Low power UART 1 */
|
2017-08-20 00:27:39 +02:00
|
|
|
#elif defined(CPU_MODEL_STM32L053R8)
|
2017-08-29 21:34:00 +02:00
|
|
|
isr_ts, /* [8] touch sensing input*/
|
|
|
|
isr_dma1_ch1, /* [9] direct memory access controller 1, channel 1*/
|
|
|
|
isr_dma1_ch2_3, /* [10] direct memory access controller 1, channel 2 and 3*/
|
|
|
|
isr_dma1_ch4_5_6_7, /* [11] direct memory access controller 1, channel 4, 5, 6 and 7*/
|
|
|
|
isr_adc1_comp, /* [12] analog digital converter */
|
|
|
|
isr_lptim1, /* [13] low power timer 1 */
|
|
|
|
(0UL), /* [14] reserved */
|
|
|
|
isr_tim2, /* [15] timer 2 */
|
|
|
|
(0UL), /* [16] reserved */
|
|
|
|
isr_tim6_dac, /* [17] timer 6 and digital to analog converter */
|
|
|
|
(0UL), /* [18] reserved */
|
|
|
|
(0UL), /* [19] reserved */
|
|
|
|
isr_tim21, /* [20] timer 21 */
|
|
|
|
(0UL), /* [21] reserved */
|
|
|
|
isr_tim22, /* [22] timer 22 */
|
|
|
|
isr_i2c1, /* [23] I2C 1 */
|
|
|
|
isr_i2c2, /* [24] I2C 2 */
|
|
|
|
isr_spi1, /* [25] SPI 1 */
|
|
|
|
isr_spi2, /* [26] SPI 2 */
|
|
|
|
isr_usart1, /* [27] USART 1 */
|
|
|
|
isr_usart2, /* [28] USART 2 */
|
|
|
|
isr_rng_lpuart1, /* [29] RNG and Low power UART 1 */
|
|
|
|
isr_lcd, /* [30] LCD */
|
|
|
|
isr_usb /* [31] USB */
|
2017-08-20 00:27:39 +02:00
|
|
|
#else /* CPU_MODEL_STM32L073RZ, CPU_MODEL_STM32L072CZ */
|
2017-08-29 21:34:00 +02:00
|
|
|
isr_ts, /* [8] touch sensing input*/
|
|
|
|
isr_dma1_ch1, /* [9] direct memory access controller 1, channel 1*/
|
|
|
|
isr_dma1_ch2_3, /* [10] direct memory access controller 1, channel 2 and 3*/
|
|
|
|
isr_dma1_ch4_5_6_7, /* [11] direct memory access controller 1, channel 4, 5, 6 and 7*/
|
|
|
|
isr_adc1_comp, /* [12] analog digital converter */
|
|
|
|
isr_lptim1, /* [13] low power timer 1 */
|
|
|
|
isr_usart4_5, /* [14] usart 4 to 5 */
|
|
|
|
isr_tim2, /* [15] timer 2 */
|
|
|
|
isr_tim3, /* [16] timer 3 */
|
|
|
|
isr_tim6_dac, /* [17] timer 6 and digital to analog converter */
|
|
|
|
isr_tim7, /* [18] timer 7 */
|
|
|
|
(0UL), /* [19] reserved */
|
|
|
|
isr_tim21, /* [20] timer 21 */
|
|
|
|
isr_i2c3, /* [21] I2C 3 */
|
|
|
|
isr_tim22, /* [22] timer 22 */
|
|
|
|
isr_i2c1, /* [23] I2C 1 */
|
|
|
|
isr_i2c2, /* [24] I2C 2 */
|
|
|
|
isr_spi1, /* [25] SPI 1 */
|
|
|
|
isr_spi2, /* [26] SPI 2 */
|
|
|
|
isr_usart1, /* [27] USART 1 */
|
|
|
|
isr_usart2, /* [28] USART 2 */
|
|
|
|
isr_rng_lpuart1, /* [29] RNG and Low power UART 1 */
|
|
|
|
isr_lcd, /* [30] LCD */
|
|
|
|
isr_usb /* [31] USB */
|
2017-08-20 00:27:39 +02:00
|
|
|
#endif
|
2017-02-12 16:24:48 +01:00
|
|
|
};
|